# HIGH-VOLTAGE GAIN DC-DC CONVERTER FOR PHOTOVOLTAIC APPLICATIONS IN DC NANOGRIDS

Yury Pontes<sup>1</sup>, Carlos Elmano de A. e Silva<sup>2</sup>, Edilson Mineiro Sá Jr.<sup>3</sup> <sup>1</sup>Federal University of Ceará (UFC), Sobral –CE, Brazil <sup>2</sup>Federal University of Ceará (UFC, Sobral –CE, Brazil <sup>3</sup>Federal Institute of Education, Science and Technology (IFCE), Sobral –CE, Brazil e-mail: yuryeletrica@hotmail.com, carloselmano@gmail.com edilson.mineiro@gmail.com

Abstract - Photovoltaic (PV) systems used in DC Nanogrids present prominent advantages associated with low maintenance need and operation costs. Owing to the low output voltage of the PV module, highly efficient highvoltage gain DC-DC converters are required for connection with the DC nanogrid. This work presents a novel DC-DC converter topology with current source characteristic for PV applications and current injection in DC nanogrids. The introduced converter uses coupled inductors and switched capacitors to achieve high voltage gain with low component count and without using extreme duty ratios. Besides, the main switch is turned on with nearly zero current, thus contributing to minimized switching losses. The qualitative and quantitative analyzes of the circuit are presented in detail and a prototype rated at 200 W is developed and evaluated in the laboratory. Experimental results demonstrate efficient renewable energy conversion, where the maximum efficiency is 96.8%.

*Keywords* – DC Nanogrids, Grid connected, High Stepup DC–DC converter, High voltage gain, Photovoltaic (PV).

### I. INTRODUCTION

The continuous evolution of semiconductor technology has allowed the improved use of DC distribution systems [1]–[7], with consequent increase of efficiency due to the lack of ac-DC converters typically required to provide power factor correction [5].

By definition, a DC nanogrid is a DC distribution system where one or more DC energy sources, e.g., photovoltaic modules, fuel cells, DC generators, among others, provide power to a DC bus in low power plants [8], [9].

A DC nanogrid can operate in standalone mode or connected to a local power grid. It is also possible to distribute energy through an ac bus, i.e., ac nanogrid, or using a hybrid approach [10]–[14].

Since most renewable energy sources operate with DC quantities, as well as energy storage devices (ESDs) and often electronic loads, DC nanogrids become more efficient, due to less energy conversion stages [5], with prominent advantages over their ac counterparts [15]–[18].

The use of photovoltaic (PV) systems in DC nanogrids is quite attractive due to the low maintenance and operating [9]. In this context, DC buses rated at 380 V are widely employed in several applications [19]–[21]. Since the PV modules typically provide low voltages rated between 20 V and 50 V, the series connection of PV modules is employed to obtain higher voltages, which allows the use of basic DC-DC converters in the interconnection between PV modules and the DC bus [22]. In such conditions, partial or total shading can compromise the operation at the maximum power point (MPP) [23]. Therefore, the use of high-voltage gain DC-DC converters is an alternative, since it allows the individual tracking of the MPP in each module, thus optimizing the extraction of power and bringing system modularity.

Several high-voltage gain DC-DC converter topologies have been proposed so far in the literature [8], [9], [24]–[32] Among the existing approaches the extend conversion range, cascaded converters, voltage multipliers, multilevel converters, interleaved converters, switched capacitors and coupled inductors can be highlighted [33]-[35]. The use of coupled inductors has drawn significant attention, since it allows obtaining a high static gain while using few components in the power circuit. However, if the turns ratio is high, the voltage across the output diode will also be. In addition, resonance between the leakage inductance and the intrinsic capacitance of the output diode may cause overvoltage on the active switch, thus leading to the need of clamping circuits [36], [37].

A circuit composed of a diode and a capacitor was employed in [36] to provide the active clamping of the voltage across the Metal Oxide Semiconductor Field Effect Transistor (MOSFET), as the energy associated with the leakage inductance can be absorbed. A family of high-voltage gain converters based on coupled inductors and distinct configurations for the clamping capacitor was introduced in [37]. Besides, the leakage inductance is used to control the falling rate of the current through the output diode, thus minimizing reverse recovery issues. The use of clamping capacitors associated with distinct positions in a coupledinductor-based boost converter was also analyzed in [38], as the voltage stresses on the capacitors are minimized without changing the operating principle of the converter.

Most high-voltage gain converters described in the literature have an output with voltage source characteristic.

Manuscript received 04/06/2020; first revision 07/16/2020; accepted for publication 11/09/2020, by recommendation of Editor Demercil de Souza Oliveira Jr http://dx.doi.org/10.18618/REP.2020.4.0021

Therefore, an eventual voltage disturbance in the DC bus can cause current peaks in the output of the converter and reduce the life of the capacitors [39]. In addition, devices connected to the same bus operating at different frequencies may cause beat frequency oscillations [39]. In this context, DC-DC converters with current source characteristic at the output has the output current limited by output inductor, allowing the converter to be connected to a voltage bus without generating current peaks and oscillations that can cause instability.

This work proposed a non-isolated DC-DC conversion for high-voltage step-up for PV system applications and current injection in DC nanogrids. The main advantages lie in low component count and use of the leakage inductance associated with the coupled inductors to provide nearly zero current switching (ZCS), leading to minimized switching losses. The stores energy is then recovered, thus avoiding high voltage spikes on the switch and increasing the converter efficiency.

#### **II. CONVERTER ANALYSIS**

#### A. Circuit Description

The proposed converter is shown in Figure 1. The coupled inductances  $L_P \in L_S$  are replaced by the simplified model of a transformer in Figure 3.a, which allows analyzing the influence of the leakage inductances. The number of turns of the primary and secondary windings in the ideal transformer are given by  $N_1$  and  $N_2$ , respectively. The magnetizing inductance of the transformer corresponds to  $L_m$ , while the leakage inductances are  $L_{KP}$  and  $L_{KS}$ . The circuit composed of capacitor  $C_3$  and diode  $D_2$  clamp the voltage across the main switch  $S_l$ , thus absorbing the energy stored in  $L_{KP}$  and allowing the use of switches with lower rated voltages and consequently reduced conduction losses. The switched capacitors  $C_1$  and  $C_2$  provide higher voltage gain to the converter and damp the resonance associated with the leakage inductances and the intrinsic capacitances of diodes  $D_1$  and  $D_2$ . The swichting frequency of  $S_1$  is  $f_s$ . The output side of the converter have current source characteristic provided by  $L_o$  in series with the output stage represented by a constant voltage  $V_{o}$ . The converter operates in continuous conduction mode (CCM) since the current through the magnetizing inductance  $L_M$  does not become null over the switching period. The main theoretical waveforms are presented in Figure 2, while the operation modes are detailed in Figure 3.

## B. Operation Stages

In order to perform the qualitative analysis, capacitances  $C_1$ ,  $C_2$ , and  $C_3$  are considered large enough so that their respective voltages are constant with negligible ripple. All semiconductors are considered to be ideal and the converter operates in CCM according to Figure 3.

Mode 1  $(t_0 - t_1)$ : Switch  $S_l$  is turned on under nearly ZCS condition. The current through  $D_l$  decreases as limited by  $L_{KS}$ , being the diode reverse biased at  $t_l$  with zero current. Inductors  $L_m$  and  $L_{KP}$  store the energy supplied by  $V_{IN}$ . Diodes  $D_2$  and  $D_3$  remain reverse biased. Capacitors  $C_l$ ,  $C_2$ , and  $C_3$  provide energy to  $L_o$  and  $V_o$ . This mode finishes when the current through  $D_l$  becomes null.

Mode 2  $(t_1 - t_2)$ : Diodes  $D_1$  and  $D_2$  are reverse biased at  $t_1$ , while both  $S_1$  and  $D_3$  are on. Due to the magnetic coupling, the magnetizing inductance is responsible for charging  $C_2$ , whose voltage depends on the turns ratio between  $N_1$  and  $N_2$ . Inductances  $L_m$ ,  $L_{KP}$ ,  $L_{KS}$ , and  $L_o$  store energy. Capacitors  $C_1$ ,  $C_2$ , and  $C_3$  provide energy to the DC bus of the nanogrid. This mode finishes when  $S_1$  is turned off.

Mode 3  $(t_2 - t_3)$ : Switch  $S_l$  is turned off at  $t_2$ , while the polarity of the voltage across the inductors is inverted. Diode  $D_l$  is reverse biased. Diode  $D_2$  is forward biased and the energy stored in  $L_{KP}$  is transferred to  $C_3$ , as the voltage across the switch is clamped with reduced voltage spikes. The current through  $D_3$  decreases according to a rate defined by  $L_{KS}$ , as the diode is turned off under ZCS condition and this mode finishes.

Mode  $4(t_3 - t_4)$ : Both  $S_1$  and  $D_3$  are off at  $t_3$ . Diode  $D_1$  is forward biased as the current through it is limited by  $L_{KS}$ . Diode  $D_2$  is still forward biased, thus allowing  $C_3$  to be completely charged. Besides, the voltage across  $C_1$  is proportional to the sum of the voltages across the primary and secondary windings. Inductor  $L_0$  provides energy to the output stage. This mode finishes when  $D_2$  is reverse biased.

Mode 5  $(t_4 - t_5)$ : Only diode  $D_l$  remains forward biased. Capacitor  $C_l$  is still charged, while  $C_2$ ,  $C_3$ , and  $L_o$  provide energy to the output stage. This mode finishes when  $S_l$  is turned on.



Fig. 1. Proposed coupled inductor based converter.



Fig. 2. Main theoretical waveforms of the proposed DC-DC converter.



Fig. 3. (a) Circuit employing an ideal transformer model representing the coupled inductors. Operation modes of the proposed DC-DC converter: (b) Mode 1  $(t_0 - t_1)$ ; (c) Mode 2  $(t_1 - t_2)$ ; (d) Mode 3  $(t_2 - t_3)$ ; (e) Mode 4  $(t_3 - t_4)$ ; (f) Mode 5  $(t_4 - t_5)$ .

#### C. Static Gain

In order to determine the static gain, switch  $S_l$  is assumed to be on during  $D \cdot T_s$  and off during  $(1-D) \cdot T_s$ , where D is the duty cycle and  $T_s$  is the switching period. The turns ratio of the coupled inductors given by **n** is:

$$n = \frac{N_1}{N_2} \tag{1}$$

where:

 $N_I$  – number of turns of the primary winding;

 $N_2$  – number of turns of the secondary winding.

Some authors only consider the influence of the primary leakage inductance  $L_{KP}$ , while neglecting the secondary leakage inductance  $L_{KS}$  [26], [40], [41]. It is worth mentioning that  $L_{KS}$  is responsible for limiting the di/dt of the current through the active switch, being an important parameter for the circuit analysis. However, in order to simplify the calculatings, the secondary leakage inductance  $L_{KS}$  influence on static gain can be disconsidering. The coupling fator k can be defined [9]:

$$k = \frac{L_m}{L_m + L_{KP} + \frac{L_{KS}}{n^2}} \quad . \tag{2}$$

During the time interval defined by  $D \cdot T_s$ , the voltage across the magnetizing inductance is:

$$V_{L_m} = \frac{L_m}{L_m + L_{KP}} \cdot V_{IN} = k \cdot V_{IN}$$
(3)

where  $V_{IN}$  is the average input voltage.

The current through the secondary winding is much lower than that through the primary winding. Thus, the influence of  $L_{KS}$  on the charging process of capacitors  $C_1$  and  $C_2$  can be neglected. Then, the voltage across  $C_2$  is:

$$V_{c_2} = k \cdot n \cdot V_{IN} \quad . \tag{4}$$

During the time interval defined by  $(1-D) \cdot T_s$ , the voltage across the magnetizing inductance is:

$$V_{L_m} = k \cdot \left( V_{C_3} - V_{IN} \right). \tag{5}$$

Besides, the voltage across secondary winding  $L_s$  is equivalent to the reflected voltage  $V_{Lm}$ , i.e.:

$$V_{L_S} = k \cdot n \cdot \left( V_{C_3} - V_{IN} \right). \tag{6}$$

The average voltage across  $L_m$  is null during  $T_s$ , resulting in:

$$\int_{0}^{T} V_{L_{m}}(t) dt = \int_{0}^{DT} V_{L_{m}}(t) dt + \int_{DT}^{T} V_{L_{m}}(t) dt = 0.$$
(7)

Substituting (3) and (5) in (7) it is possible to determine the average voltage across  $C_3$  as:

$$V_{C_3} = \frac{1}{1 - D} \cdot k \cdot V_{IN}$$
(8)

When switch  $S_l$  is ed off, capacitor  $C_l$  is charged with the sum of the voltages across the primary and secondary windings, i.e.:

$$V_{C_1} = k \cdot \left( V_{C_3} - V_{IN} \right) + \left( k \cdot n \cdot \left( V_{C_3} - V_{IN} \right) \right).$$
(9)

Substituting (8) in (9), it is possible to determine  $V_{Cl}$   $V_{C_1}$ :

$$V_{c_1} = \frac{V_{iN} \cdot D}{1 - D} \cdot \left(1 + n\right) \cdot k \tag{10}$$

The average output voltage  $V_{OUT}$  corresponds to the sum of the voltages across  $C_1$ ,  $C_2$ , and  $C_3$ :

$$V_{OUT} = \left(\frac{V_{IN} \cdot D \cdot (1+n) \cdot k}{1-D} + V_{IN} \cdot n \cdot k + \frac{k \cdot V_{IN}}{1-D}\right).$$
(11)

Rearranging (11), the static gain M can be obtained in the form:

$$M = \frac{V_{OUT}}{V_{IN}} = \frac{1 + (D + n) \cdot k}{1 - D}.$$
 (12)

Considering the ideal model in Figure 1.a, the static gain can be determined for k=1 as:

$$M = \frac{V_{OUT}}{V_{IN}} = \frac{1+D+n}{1-D}.$$
 (13)

The voltage clamping on  $S_l$  is provided by  $C_3$ . Thus, for k=1 the voltage across  $S_l$  can be determined substituting (13) in (8):

$$V_{S_1} = V_{C_3} = \frac{V_{IN}}{1 - D} = \frac{V_{OUT}}{1 + D + n} .$$
(14)

Figure 4.a presents a gain curve of the boost converter and the gain static curves of proposed converter for different coupling factor values.

The equations (15), (16), (17) and (18) calculate the minimum value of the capacitors and the output inductor of

the converter. The converter switches were chosen according to the voltage and current efforts.

$$C_1 = \frac{I_O \cdot (1 - D)}{f_s \cdot \Delta V_C \cdot V_{IN} \cdot D \cdot (1 + n)}$$
(15)

$$C_2 = \frac{I_O}{f_s \cdot \Delta V_C \cdot n \cdot V_W} \tag{16}$$

$$C_3 = \frac{I_o \cdot (1-D)}{f_c \cdot \Delta V_c \cdot V_N} \tag{17}$$

$$L_o = \frac{V_{IN} \cdot D^2}{\left(1 - D\right) f_s \cdot \Delta I_{Io}} \tag{18}$$

where:

 $\Delta V_c$  – Maximum percentage voltage ripple in the capacitors;  $\Delta L_o$  – Maximum percentage current ripple in the inductor  $L_o$ .



Fig. 4. Ideal static gain curves of the proposed converter and of the converters presented in table II. **TABLE I** 

| Prototy         | Prototype Components Specifications                                                                                  |  |  |  |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Parameter       | Specifications                                                                                                       |  |  |  |  |
| $S_1$           | IRFB4310 (International Rectifier)                                                                                   |  |  |  |  |
| $D_{1} = D_{3}$ | IDT02S60C (Infineon)                                                                                                 |  |  |  |  |
| $D_2$           | STPS3150 (STMicroelectronics)                                                                                        |  |  |  |  |
| $C_1=C_2$       | 2µF/400V (MKP-379 Vishay)                                                                                            |  |  |  |  |
| $C_3$           | 4 x (10μF/100V) Multilayer Ceramic – MLCC –<br>SMD/X7R/12105C106KAT2A AVX/Kyocera                                    |  |  |  |  |
| $L_o$           | 5 mH -NEE – MTT140EE3007 Magmattec                                                                                   |  |  |  |  |
| $L_p / L_s$     | Core: MTT140EE4012 Magmattec<br>$N_1: N_2 = 11:55/L_p = 52\mu H/L_s = 1.4 \text{ mH}$<br>$L_{KP} = 657 nH/k = 0.987$ |  |  |  |  |

## D. Comparison Among the Proposed Converter and Other Similar DC-DC Topologies

Table II presents a comparison of the proposed converter with the topologies presented in [9], [18], [40], [41]. Some criteria were considered to select the converters in table II: drive complexity, number of components, photovoltaic applications, high voltage gain and high efficiency. The converter introduced in [9] has current source characteristic at the output. However, it uses an extra diode and capacitor, what may lead to reduced efficiency. The converter proposed in [18] employs few components, but three active switches are necessary, with consequent increase of complexity associated with the drive circuitry. Besides, the output presents voltage source characteristic. A DC-DC interface converter for DC microgrids is described in [40], whose output behaves as a voltage source. Besides, an auxiliary clamping circuit is requited to limit the maximum voltage across the switch, while complexity is increased as a consequence. The high-voltage gain DC-DC converter proposed in [41] presents high efficiency, but the output has voltage source characteristic. Two active switches are also employed in the power stage, resulting in increased cost and reduced robustness. The converter proposed in this manuscript has few components, only one switch which reduces the complexity of activation and output with a current source characteristic which helps in reducing problems associated with the beat frequency [39].

The photovoltaic modules have parasitic capacitances distributed throughout the panel, intrinsic to the manufacture. In the presence of voltage at the terminals of the panel, the load stored by these capacitances can flow through the common point of the system, generating a leakage current that will circulate between the panel and the network. Without galvanic isolation or a common mode filter, the leakage current can be large enough to activate the inverter protection system, removing it from the grid, for example [43], [44]. These currents can cause electromagnetic interference, harmonics in the electrical network and losses in the circuit. In this converter, the L<sub>0</sub> output inductor can be bypassed to form a common mode filter without changing the converter's operating modes. However, to simplify the operation analysis of the converter, the prototype was developed disregarding the common mode configuration of the inductor.

| TA | DI | T.  | TT |
|----|----|-----|----|
| IA | DL | 1 L | п  |

Comparison Among the Converters Presented in [9], [18], [40], and [41] and the Proposed Topology

| Parameter                        |                  |                                                                                                                                                                                          | Topologies               |                        |                               |
|----------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------|-------------------------------|
|                                  | Converter in [9] | Converter in [18]                                                                                                                                                                        | Converter in [40]        | Converter in [41]      | Proposed converter            |
| Diodes                           | 4                | 2                                                                                                                                                                                        | 4                        | 2                      | 3                             |
| Switch                           | 1                | 3                                                                                                                                                                                        | 2                        | 2                      | 1                             |
| Capacitor                        | 4                | 1                                                                                                                                                                                        | 5                        | 3                      | 3                             |
| <b>Coupled Inductor</b>          | 1                | 0                                                                                                                                                                                        | 1                        | 0                      | 1                             |
| Inductor                         | 1                | 2                                                                                                                                                                                        | 0                        | 3                      | 1                             |
| Voltage Cain                     | 1 + D + n        | 1 + D1                                                                                                                                                                                   | 1 + 2 <i>n</i>           | 3D + 1                 | 1 + D + n                     |
| , onuge oum                      | 1 - D            | averter in [9] Converter in [18] Converter in [40]   4 2 4   1 3 2   4 1 5   1 0 1   1 2 0   +D+n 1+D1 1+2n   1-D 1-D1-D2 1-D   VOUT VOUT VOUT VOUT   +D+n 2 0   VOUT VOUT 1-D   11 8 12 | 1 - D                    | 1 - D                  |                               |
| Voltage stress<br>of main switch | V <sub>OUT</sub> | $\frac{V_{OUT} + V_{IN}}{2}$                                                                                                                                                             | $\frac{V_{OUT}}{1+2\pi}$ | $\frac{V_{OUT}}{1+3D}$ | $\frac{V_{OUT}}{1 + D + \pi}$ |
|                                  | 1 + D + n        | 2                                                                                                                                                                                        | 1 + 2n                   | 1+3D                   | 1 + D + h                     |
| Output characteristic            | current source   | voltage source                                                                                                                                                                           | voltage source           | voltage source         | current source                |
| Total number of<br>components    | 11               | 8                                                                                                                                                                                        | 12                       | 10                     | 9                             |



Fig. 5. Laboratory setup using the method proposed in [42], where an external current source is connected to the input to emulated the photogenerated currente. A voltage source is used at the output to emulate DC bus of the nanogrid.

## III. EXPERIMENTAL VALIDANTION

In order to validate the theoretical assumptions and evaluate the performance of the proposed converter, a 200-W prototype was implemented in the laboratory, being connected to PV module KD210GX-LPU by Kyocera under the manufacturer's standard test conditions. Table I summarizes the components used in the prototype, while Figure 5 presents the experimental setup employed in the tests. The method proposed in [42] was adopted to evaluate the converter in the laboratory, where a PV module emulator is required.

The detailed setup is represented in Figure 5. A programmable source model 6033A by HP is configured to operate as a current source. A voltage source model FCCT400 - 15i by Supplier was adjusted to provide a DC voltage of 380 V aiming to emulate the DC nanogrid. This power supply not absorb power. Thus, a 412  $\Omega$  interface resistor is added to the output terminals to guarantee the power flux direction of converter to load. The converter was designed with an input voltage of 26 V while operating at 50 kHz. The output voltage and output current are shown Figure 6.a. The voltages across  $C_1$ ,  $C_2$ , and  $C_3$ , and the voltage clamping as provided by  $C_3$ can be seen in Figures 6.b and 6.c, respectively. Figure 6.d shows the voltage and current waveforms in the active switch, while the detailed view in Figure 6.e denotes low switching losses during turn on. As expected, the maximum voltage across  $S_1$  is about 60 V. The currents through the primary inductance  $(I_{Lp})$ , secondary inductance  $(I_{Ls})$ , and magnetizing inductance  $(I_{Lm})$  are represented in Figure 6.f. The commutation of diodes  $D_1$ ,  $D_2$ , and  $D_3$  is shown in Figures 6.g, 6.i, and 6.k, respectively. The detailed views presented in Figures 6.h, 6.j, and 6.l clearly evidence that such diodes are turned off under ZCS condition, thus contributing to the minimization of switching losses. The efficiency curve of the converter as a function of the output power for  $V_{IN} = 26$  V is presented in Figure 7, being measured with power analyzer PA4000 by Tektronix. Since the converter designed for PV applications, EURO (European Efficiency) and the CEC (California Energy Commission) standards were adopted [8], [9], resulting in:

$$\eta_{EURO} = (0.03 \cdot 95.4) + (0.06 \cdot 96.08) + (0.13 \cdot 96.57) + (0.1 \cdot 96.65) + (0.48 \cdot 96.8) + (0.2 \cdot 95.4) = 96.38\%$$
(19)

$$\eta_{CEC} = (0.04 \cdot 96.08) + (0.05 \cdot 96.57) + (0.12 \cdot 96.65) + (0.21 \cdot 96.8) + (0.53 \cdot 96.3) + (0.05 \cdot 95.4) = 96,4\%.$$
(20)

Analogously to the proposed converter, the topology in [9] has output current source characteristic and presents a

maximum efficiency of 94.7%. Considering standards EURO and CEC, the efficiencies become 96.38% and 96.4%, respectively. Figure 8 shows the distribution of losses among the power stage components, being  $D_2$  the major responsible for the existing losses due high current conduction. A picture of the laboratory prototype is represented in Figure 9, where capacitor  $C_3$  is assembled at the bottom layer of the printed circuit board (PCB).



Fig. 7. Efficiency curve of proposed converter for  $V_{IN} = 26$  V.



Fig. 8. Percent distribution of losses in the power stage components at the rated power condition.



Fig. 9. Laboratory prototype.

| <br>V <sub>C3</sub> (8.2 V/div) |        | -Clamping |  |  |  |
|---------------------------------|--------|-----------|--|--|--|
| <br>$v_{S_{I}}(8.2^{\uparrow})$ | V/div) |           |  |  |  |
| <br>                            |        | <br>      |  |  |  |
|                                 |        |           |  |  |  |

| (c) |  |
|-----|--|











 $-V_{C_l}$  (24 V/div)

-V<sub>C2</sub> (24 V/div) -V<sub>C3</sub> (20 V/div)





| A/div) | <br>      | ∠ <i>IIN</i> ≈3% |
|--------|-----------|------------------|
|        | <br>      |                  |
| V/div) | <br>- + - | * <b>+</b> *     |



w

, what also contributes to reduction of cost and









logrids. The qualitative and quantitative analyses of the

A. Sannino, G. Postiglione, M. H. J. Bollen, and S.

S. S. Nag, R. Adda, O. Ray, and S. K. Mishra, "Current

Voltage DC Nanogrid," Int. Conf. Circuits, Power Comput. Technol. 62, no. 10, pp. 6317 6326, , pp. 461 march alomonsson and A. Sannino, "Load modelling for U. B. Mujumdar and D. R. Tutkane, "Parallel MPPT for state and transient analysis of low tional IET Electr. Power Appl. Conference on Industrial Instrumentation and Control 2007. (ICIC), vol. 54, no. 1, pp. 1350 1355, july 2015. A. T. Elsayed, A. A. Mohamed, and O. A. Mohammed, systems: An overview," IEEE Trans. Ind. , vol. 119, pp. 407 2015. D. Burmester, R. Rayudu, W. Seah, and D. Akinyele, "A € Renew. ŀ Sustain. Eners , vol. 67, 775, jan 2017. IEEE Annu. Power Electron. Spec. Conf., vol. 3, pp. . Wu, Y. K. Chen, G. R. Yu, and Y. C. Chang, distributed system with 8th Int. ECCE Asia "Green World with , pp. 235 systems," IEEE Energy Convers. Congr. Expo. ECCE Danish Collaboration." pp. 365 DC converter UK with current source characteristic for Brazilian Power Electron. Conf. COBEP 20 Proc. converter with current source characteristics at the output for applications in photovoltaic systems and current injection in nanogrids," ani, S. Shokoohi, and E. Hasanii, "An Michels, and A. L. Batschauer, "FOTOVOLTAICOS S. Ahmadi, H. "Performance enhancement of hybrid AC/DC microgrid based grid application," Appl. Energy, vol. 190, pp. 64 M. Sechilariu, B. C. Wang, F. Locment, and A. Jouglet, and Y. N. Babu, "An integrated "DC microgrid power flow optimization by multi DC converter with high voltage ratio and reduced input current rinnle." Energy Procedia supervision control. Design and experimental S. Salehi Dobakhshari, J. Milimonfared, M. W. W. Weaver, R. D. Robinett, G. G. Parker, and D. G. H. Moradisizkoohi, "A Quasi-Resonant ( -Fed

*Trans. Power Electron.*, vol. 32, no. 1, pp. 353–362, jan 2017.

- [29] Y. P. Siwakoti, F. Blaabjerg, and P. C. Loh, "Ultra-stepup DC-DC converter with integrated autotransformer and coupled inductor," *Conf. Proc. - IEEE Appl. Power Electron. Conf. Expo. - APEC*, vol. 2016-May, no. 1, pp. 1872–1877, may 2016.
- [30] Y. P. Siwakoti and F. Blaabjerg, "Single Switch Nonisolated Ultra-Step-Up DC-DC Converter with an Integrated Coupled Inductor for High Boost Applications," *IEEE Trans. Power Electron.*, vol. 32, no. 11, pp. 8544–8558, nov 2017.
- [31] A. M. S. S. Andrade, L. Schuch, and M. L. Da Silva Martins, "Analysis and design of high-efficiency hybrid high step-Up DC-DC converter for distributed PV generation systems," *IEEE Trans. Ind. Electron.*, vol. 66, no. 5, pp. 3860–3868, may 2019.
- [32] Y. Wang, Y. Qiu, Q. Bian, Y. Guan, and D. Xu, "A Single Switch Quadratic Boost High Step Up DC-DC Converter," *IEEE Trans. Ind. Electron.*, vol. 66, no. 6, pp. 4387–4397, april 2019.
- [33] M. Forouzesh, Y. P. Siwakoti, S. A. Gorji, F. Blaabjerg, and B. Lehman, "Step-Up DC-DC converters: A comprehensive review of voltage-boosting techniques, topologies, and applications," *IEEE Trans. Power Electron.*, vol. 32, no. 12, pp. 9143–9178, dec 2017.
- [34] E. S. Hass, C. B. Nascimento, E. S. Hass, and C. B. Nascimento, "A SIMPLE SELF-CLAMPED HIGH STEP-UP DC-DC CONVERTER EMPLOYING COUPLED INDUCTOR A Simple Self-Clamped High Step-Up DC-Dc Converter Employing Coupled Inductor," pp. 204–213, june 2019.
- [35] L. Schmitz, A. I. Pereira, R. G. A. Cacau, D. C. Martins, and R. F. Coelho, "CONVERSOR CC-CC DE ALTO GANHO BASEADO NO CONVERSOR ĆUK COM INDUTOR ACOPLADO E MULTIPLICADORES DE TENSÃO," pp. 267–276, sept 2019.
- [36] Qun Zhao, Fengfeng Tao, Yongxuan Hu, and F. C. Lee, "Active-clamp DC/DC converters using magnetic switches," APEC 2001. Sixt. Annu. IEEE Appl. Power Electron. Conf. Expo. (Cat. No.01CH37181), vol. 2, pp. 946–952, aug 2001.
- [37] Q. Zhao and F. C. Lee, "High-efficiency, high step-up dc-dc converters," *IEEE Trans. Power Electron.*, vol. 18, no. 1 I, pp. 65–73, jan 2003.
- [38] D. M. Van De Sype, K. De Gussem, B. Renders, A. P. Van Den Bossche, and J. A. Melkebeek, "A single switch boost converter with a high conversion ratio," *Conf. Proc. - IEEE Appl. Power Electron. Conf. Expo. - APEC*, vol. 3, pp. 1581–1587, june 2005.
- [39] X. Yue, D. Boroyevich, F. C. Lee, F. Chen, R. Burgos, and F. Zhuo, "Beat Frequency Oscillation Analysis for Power Electronic Converters in DC Nanogrid Based on Crossed Frequency Output Impedance Matrix Model," *IEEE Trans. Power Electron.*, vol. 33, no. 4, pp. 3052– 3064, april 2018.

- [40] S. Sathyan, H. M. Suryawanshi, B. Singh, C. Chakraborty, V. Verma, and M. S. Ballal, "ZVS-ZCS High Voltage Gain Integrated Boost Converter for DC Microgrid," *IEEE Trans. Ind. Electron.*, vol. 63, no. 11, pp. 6898–6908, nov 2016.
- [41] M. Forouzesh, Y. Shen, K. Yari, Y. P. Siwakoti, and F. Blaabjerg, "High-Efficiency High Step-Up DC-DC Converter with Dual Coupled Inductors for Grid-Connected Photovoltaic Systems," *IEEE Trans. Power Electron.*, vol. 33, no. 7, pp. 5967–5982, july 2018.
- [42] S. Qin, K. A. Kim, and R. C. N. Pilawa-Podgurski, "Laboratory emulation of a photovoltaic module for controllable insolation and realistic dynamic performance," *IEEE Power Energy Conf. Illinois, PECI* 2013, pp. 23–29, april 2013.
- [43] F. Chen, R. Burgos, and D. Boroyevich, "A Transformerless Single-Phase Utility Interface Converter to Attenuate Common-Mode Voltage for DC Microgrid," pp. 157–162, july 2017.
- [44] V. D. S. Member, V. John, and S. Member, "A Modified Common-Mode Filter with Enhanced Attenuation Performance in Single-Phase Grid-Tied Solar PV Inverters," pp. 5–10, april 2020.

## BIOGRAPHIES

<u>Yury Pontes</u>, born in 07/05/1992 in Fortaleza-CE, is an electrical engineer (2016) from Federal University of Ceará and master (2019) from Federal University of Ceará. He is currently a professor at National Industrial Training Service (SENAI). His areas of interest are: power electronics, electronic control systems and renewable energy.

**Carlos Elmano de A. e Silva**, Graduated (2004), master's (2007) and doctorate (2012) in Electrical Engineering from the Federal University of Ceará. He is currently professor of undergraduate and master's courses in electrical engineering and computer engineering at UFC - Sobral. Has experience in the area of Electrical Engineering, with an emphasis on power electronics, acting mainly on the following themes: three-phase rectifiers, power factor correction and wind energy conversion systems.

Edilson Mineiro Sá Jr., graduated in engineering electrical Engineering at the Federal University of Ceará (1999), Master in Electrical Engineering from Federal University of Ceará (2004) and doctorate from the Federal University of Santa Catarina (2010). He is currently an effective professor of Federal Institute of Education, Science and Technology Campus Sobral and regular professor of the Postgraduate Program in Electrical and Computer Engineering at Federal University of Ceará, Sobral. His areas of interest are: electronic ballasts, microcontrollers, LEDs for illumination, circuits for factor correction power and photovoltaic systems. He is a member of the Association Brazilian Power Electronics – SOBRAEP.